# Am79574 Subscriber Line Interface Circuit



- Programmable constant resistance feed
- Line-feed characteristics independent of battery variations
- Programmable loop-detect threshold
- On-chip switching regulator for low-power dissipation
- Pin for external ground-key noise filter capacitor available
- **BLOCK DIAGRAM**



- Ground-key detect option available
- Two-wire impedance set by single external impedance
- Polarity reversal feature
- Tip Open state for ground-start lines
- Test relay driver optional
- On-hook transmission



#### Notes:

- 1. Am79574—E0 and E1 inputs; ring and test relay drivers sourced internally to BGND.
- 2. Output amplifier current gain  $(K_1) = 1000$ .



# **ORDERING INFORMATION**

#### **Standard Products**

Legerity standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the elements below.



| Valid Combinations |          |    |  |  |  |  |
|--------------------|----------|----|--|--|--|--|
| Am79574            | -1<br>-2 | JC |  |  |  |  |

#### Valid Combinations

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local Legerity sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on Legerity's standard military–grade products.

#### Note:

\* Functionality of the device from  $0^{\circ}C$  to  $+70^{\circ}C$  is guaranteed by production testing. Performance from  $-40^{\circ}C$  to  $+85^{\circ}C$  is guaranteed by characterization and periodic sampling of production units.



# CONNECTION DIAGRAM Top View



#### Notes:

1. Pin 1 is marked for orientation.

2. TP is a thermal conduction pin tied to substrate (QBAT).

# (Legerity.

# **PIN DESCRIPTIONS**

| Pin Names | Туре      | Description                                                                                                                                                                                                                                                                                                          |
|-----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AGND      | Gnd       | Analog (quiet) ground                                                                                                                                                                                                                                                                                                |
| A(TIP)    | Output    | Output of A(TIP) power amplifier                                                                                                                                                                                                                                                                                     |
| BGND      | Gnd       | Battery (power) ground                                                                                                                                                                                                                                                                                               |
| B(RING)   | Output    | Output of B(RING) power amplifier                                                                                                                                                                                                                                                                                    |
| C3–C1     | Input     | Decoder. TTL compatible. C3 is MSB and C1 is LSB.                                                                                                                                                                                                                                                                    |
| C4        | Input     | Test relay driver command. TTL compatible. Logic Low enables the driver.                                                                                                                                                                                                                                             |
| CHCLK     | Input     | Chopper clock. Input to switching regulator (TTL compatible). Freq = 256 kHz (Nominal).                                                                                                                                                                                                                              |
| CHS       | Input     | Chopper stabilization. Connection for external stabilization components.                                                                                                                                                                                                                                             |
| DA        | Input     | Ring-trip negative. Negative input to ring-trip comparator.                                                                                                                                                                                                                                                          |
| DB        | Input     | Ring-trip positive. Positive input to ring-trip comparator.                                                                                                                                                                                                                                                          |
| DET       | Output    | Detector. Logic Low indicates that the selected detector is tripped. Logic inputs C3–C1, E1, and E0 select the detector. Open-collector with a built-in 15 k $\Omega$ pull-up resistor.                                                                                                                              |
| DGND      | Gnd       | Digital ground                                                                                                                                                                                                                                                                                                       |
| E0        | Input     | A logic High enables DET. A logic Low disables DET.                                                                                                                                                                                                                                                                  |
| E1        | Input     | E1 = High connects the ground-key detector to $\overline{DET}$ , and E1 = Low connects the off-hook or ring-trip detector to $\overline{DET}$ .                                                                                                                                                                      |
| HPA       | Capacitor | High-pass filter capacitor. A(TIP) side of high-pass filter capacitor.                                                                                                                                                                                                                                               |
| НРВ       | Capacitor | High-pass filter capacitor. B(RING) side of high-pass filter capacitor.                                                                                                                                                                                                                                              |
| L         | Output    | Switching Regulator Power Transistor. Connection point for filter inductor and anode of catch diode.<br>Has up to 60 V of pulse waveform on it and must be isolated from sensitive circuits. Keep the diode connections short because of the high currents and high di/dt.                                           |
| QBAT      | Battery   | Filtered battery supply for the signal processing circuits.                                                                                                                                                                                                                                                          |
| RD        | Resistor  | Detector resistor. Threshold modification and filter point for the off-hook detector.                                                                                                                                                                                                                                |
| RDC       | Resistor  | DC feed resistor. Connection point for the DC feed current programming network, which also connects to the Receiver Summing Node (RSN). V <sub>RDC</sub> is negative for normal polarity and positive for reverse polarity.                                                                                          |
| RINGOUT   | Output    | Ring relay driver. Sourcing from BGND with internal diode to QBAT.                                                                                                                                                                                                                                                   |
| RSN       | Input     | The metallic current (AC and DC) between A(TIP) and B(RING) = 1000 x the current into this pin. The networks that program receive gain, two-wire impedance, and feed resistance all connect to this node. This node is extremely sensitive. Route the 256 kHz chopper clock and switch lines away from the RSN node. |
| TESTOUT   | Output    | Test relay driver. Source from BGND with internal diode to QBAT.                                                                                                                                                                                                                                                     |
| TP        | Thermal   | Thermal pin. Connection for heat dissipation. Internally connected to substrate (QBAT). Leave as open circuit or connected to QBAT. In both cases, the TP pins can connect to an area of copper on the board to enhance heat dissipation.                                                                            |
| VBAT      | Battery   | Battery supply. Connected through an external protection diode.                                                                                                                                                                                                                                                      |
| VCC       | Power     | +5 V power supply.                                                                                                                                                                                                                                                                                                   |
| VEE       | Power     | –5 V power supply.                                                                                                                                                                                                                                                                                                   |
| VREG      | Input     | Regulated voltage. Provides negative power supply for power amplifiers, connection point for inductor, filter capacitor, and chopper stabilization.                                                                                                                                                                  |
| VTX       | Output    | Transmit Audio. Unity gain version of the A(TIP) and B(RING) metallic voltage. VTX also sources the two-wire input impedance programming network.                                                                                                                                                                    |



# ABSOLUTE MAXIMUM RATINGS

In 32-pin PLCC package.....1.74 W

**Note:** Thermal limiting circuitry on-chip will shut down the circuit at a junction temperature of about 165°C. The device should never be exposed to this temperature. Operation above 145°C junction temperature may degrade device reliability. See the SLIC Packaging Considerations for more information.

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability.

# **OPERATING RANGES**

#### **Commercial (C) Devices**

| Ambient temperature           | 0°C to +70°C*         |
|-------------------------------|-----------------------|
| V <sub>CC</sub>               | 4.75 V to 5.25 V      |
| V <sub>EE</sub>               | 4.75 V to -5.25 V     |
| V <sub>BAT</sub>              | 40 V to -58 V         |
| AGND/DGND                     | 0 V                   |
| BGND with respect to          |                       |
| AGND/DGND                     | 100 mV to +100 mV     |
| Load Resistance on VTX to gro | und 10 k $\Omega$ min |

Operating Ranges define those limits between which the functionality of the device is guaranteed.

\* Functionality of the device from  $0^{\circ}C$  to  $+70^{\circ}C$  is guaranteed by production testing. Performance from  $-40^{\circ}C$  to  $+85^{\circ}C$  is guaranteed by characterization and periodic sampling of production units.

# **ELECTRICAL CHARACTERISTICS**

| Description                                             | Test Conditions (See Note 1)                                                                                                    | Min                             | Тур      | Мах                             | Unit  | Note   |
|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------|---------------------------------|-------|--------|
| Analog (V <sub>TX</sub> ) output impedance              |                                                                                                                                 |                                 | 3        |                                 | Ω     | 4      |
| Analog (V <sub>TX</sub> ) output offset                 | 0°C to 70°C<br>-1*                                                                                                              | -35<br>-30                      |          | +35<br>+30                      | mV    |        |
|                                                         | -40°C to +85°C −1                                                                                                               | -40<br>-35                      |          | +40<br>+35                      | ΠV    | 4<br>4 |
| Analog (RSN) input impedance                            |                                                                                                                                 |                                 | 1        | 20                              | Ω     | 4      |
| Longitudinal impedance at A or B                        | 300 Hz to 3.4 kHz                                                                                                               |                                 |          | 35                              | 52    | 4      |
| Overload level $Z_{2WIN} = 600$ to 900 $\Omega$         | 4-wire<br>2-wire                                                                                                                | -3.1                            |          | +3.1                            | Vpk   | 2      |
| Transmission Performance, 2-Wi                          | re Impedance                                                                                                                    |                                 |          |                                 |       |        |
| 2-wire return loss<br>(See Test Circuit D)              | 300 Hz to 500 Hz<br>500 Hz to 2.5 kHz<br>2500 Hz to 3.4 kHz                                                                     | 26<br>26<br>20                  |          |                                 | dB    | 4, 11  |
| Longitudinal Balance (2-Wire and                        | d 4-Wire, See Test Circuit C)                                                                                                   |                                 |          |                                 |       |        |
| $R_L = 600 \Omega$<br>Longitudinal to metallic L-T, L-4 | 300 Hz to 3.4 kHz<br>300 Hz to 3.4 kHz -1*                                                                                      | 48<br>52                        |          |                                 |       |        |
| Longitudinal to metallic L-T, L-4                       | 200 Hz to 1 kHznormal polarity0°C to +70°C-2*normal polarity-40°C to +85°C-2reverse polarity-2                                  | 63<br>58<br>54                  |          |                                 | dB    | 4      |
|                                                         | 1 kHz to 3.4 kHznormal polarity0°C to +70°C-2*normal polarity-40°C to +85°C-2reverse polarity-2                                 | 58<br>54<br>54                  |          |                                 | UB    | 4      |
| Longitudinal signal generation 4-L                      | 300 Hz to 800 Hz<br>300 Hz to 800 Hz -1*                                                                                        | 40<br>42                        |          |                                 |       |        |
| Longitudinal current capability<br>per wire             | Active state<br>OHT state                                                                                                       |                                 | 25<br>18 |                                 | mArms | 4      |
| Insertion Loss (2- to 4-Wire and 4                      | I- to 2-Wire, See Test Circuits A and I                                                                                         | 3)                              |          |                                 |       |        |
| Gain accuracy                                           | 0 dBm, 1 kHz, 0°C to +70°C<br>0 dBm, 1 kHz, -40°C to +85°C<br>0 dBm, 1 kHz, 0°C to +70°C -1*<br>0 dBm, 1 kHz, -40°C to +85°C -1 | -0.15<br>-0.20<br>-0.1<br>-0.15 |          | +0.15<br>+0.20<br>+0.1<br>+0.15 |       |        |
| Variation with frequency                                | 300 Hz to 3.4 kHz<br>Relative to 1 kHz<br>0°C to +70°C<br>–40°C to +85°C                                                        | -0.1<br>-0.15                   |          | +0.1<br>+0.15                   | dB    | 4      |
| Gain tracking                                           | +7 dBm to -55 dBm<br>0°C to +70°C<br>-40°C to +85°C                                                                             | -0.1<br>-0.15                   |          | +0.1<br>+0.15                   |       | 4      |

Notes:

\* P.G. = Performance Grade

-2 grade performance parameters are equivalent to -1 performance parameters except where indicated.

(Legerity.

# ELECTRICAL CHARACTERISTICS (continued)

| Description                             | Test Conditions (See Note 1)                                                                                                    | Min                             | Тур            | Max                             | Unit     | Note                       |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------|---------------------------------|----------|----------------------------|
| Balance Return Signal (4- to 4-\        | Vire, See Test Circuit B)                                                                                                       |                                 |                |                                 |          |                            |
| Gain accuracy                           | 0 dBm, 1 kHz, 0°C to +70°C<br>0 dBm, 1 kHz, -40°C to +85°C<br>0 dBm, 1 kHz, 0°C to +70°C -1*<br>0 dBm, 1 kHz, -40°C to +85°C -1 | -0.15<br>-0.20<br>-0.1<br>-0.15 |                | +0.15<br>+0.20<br>+0.1<br>+0.15 |          | $\begin{array}{c}$         |
| Variation with frequency                | 300 Hz to 3.4 kHz<br>Relative to 1 kHz<br>0°C to +70°C<br>-40°C to +85°C                                                        | -0.1<br>-0.15                   |                | +0.1<br>+0.15                   | dB       | 4                          |
| Gain tracking                           | +7 dBm to –55 dBm<br>0°C to +70°C<br>–40°C to +85°C                                                                             | -0.1<br>-0.15                   |                | +0.1<br>+0.15                   |          | 4                          |
| Group delay                             | f = 1 kHz                                                                                                                       |                                 | 5.3            |                                 | μs       | 4                          |
| Total Harmonic Distortion (2- to        | 4-Wire or 4- to 2-Wire, See Test Circuit                                                                                        | s A and B)                      |                | •                               |          |                            |
| Total harmonic distortion               | 0 dBm, 300 Hz to 3.4 kHz<br>+9 dBm, 300 Hz to 3.4 kHz                                                                           |                                 | 64<br>55       | -50<br>-40                      | dB       |                            |
| Idle Channel Noise                      |                                                                                                                                 |                                 |                |                                 |          |                            |
| C-message weighted noise                | 2-wire, 0°C to +70°C   2-wire, 0°C to +70°C −1*   2-wire, −40°C to +85°C                                                        |                                 | +7<br>+7<br>+7 | +15<br>+12<br>+15               | d Dura a | <br>                       |
|                                         | 4-wire, 0°C to +70°C   4-wire, 0°C to +70°C −1*   4-wire, −40°C to +85°C −1*                                                    |                                 | +7<br>+7<br>+7 | +15<br>+12<br>+15               | dBrnc    |                            |
| Psophometric weighted noise             | 2-wire, 0°C to +70°C   2-wire, 0°C to +70°C   2-wire, −40°C to +85°C                                                            |                                 | 83<br>83<br>83 | -75<br>-78<br>-75               | - Deser  | 7<br><br>4, 7              |
|                                         | 4-wire, 0°C to +70°C   4-wire, 0°C to +70°C   4-wire, −40°C to +85°C                                                            |                                 | 83<br>83<br>83 | -75<br>-78<br>-75               | dBmp     | 7<br><br>4, 7              |
| Single Frequency Out-of-Band            | Noise (See Test Circuit E)                                                                                                      | 1                               |                |                                 | 1        | 1                          |
| Metallic                                | 4 kHz to 9 kHz<br>9 kHz to 1 MHz<br>256 kHz and harmonics                                                                       |                                 | 76<br>76<br>57 |                                 | dBm      | 4, 5, 9<br>4, 5, 9<br>4, 5 |
| Longitudinal                            | 1 kHz to 15 kHz<br>Above 15 kHz<br>256 kHz and harmonics                                                                        |                                 | 70<br>85<br>57 |                                 | dDim     | 4, 5, 9<br>4, 5, 9<br>4, 5 |
| Line Characteristics (See Figure        | e 1) BAT = –48 V, R <sub>L</sub> = 600 $\Omega$ and 900 $\Omega$ ,                                                              | R <sub>FEED</sub> = 8           | <b>00</b> Ω    |                                 |          |                            |
| Apparent battery voltage                | Active state                                                                                                                    | 47                              | 50             | 53                              | V        |                            |
| Loop current accuracy                   | Active state                                                                                                                    | -7.5                            |                | +7.5                            | %        |                            |
| Loop current—Tip Open                   | op current—Tip Open $R_L = 600 \Omega$                                                                                          |                                 |                | 1.0                             | _        |                            |
| Loop current—Open Circuit               | rrent—Open Circuit $R_{L} = 0 \Omega$                                                                                           |                                 |                | 1.0                             | mA       |                            |
| Loop current limit accuracy             | OHT state<br>Active state                                                                                                       | -20                             |                | +20                             | %        | 10                         |
| Fault current limit, I <sub>I</sub> LIM | A and B shorted to GND                                                                                                          |                                 |                | 130                             | mA       |                            |



# ELECTRICAL CHARACTERISTICS (continued)

| Description                             | Test Conditions (See Note 1)                    | Min         | Тур               | Max                 | Unit | Note |
|-----------------------------------------|-------------------------------------------------|-------------|-------------------|---------------------|------|------|
| Power Dissipation, BAT = -48 V          | Normal Polarity                                 |             |                   |                     |      |      |
| On-hook Open Circuit state              | -1*                                             |             | 35<br>35          | 120<br>80           |      |      |
| On-hook OHT state                       | -1*                                             |             | 135<br>135        | 250<br>200          |      |      |
| On-hook Active state                    |                                                 |             | 200               | 9 400 m             |      |      |
| Off-hook OHT state                      | R <sub>L</sub> = 600 Ω                          |             | 500               | 750                 |      |      |
| Off-hook Active state                   | $R_{I} = 600 \Omega$                            |             | 650               | 1000                |      |      |
| Supply Currents                         | _                                               |             |                   |                     |      |      |
| V <sub>CC</sub> on-hook supply current  | Open Circuit state<br>OHT state<br>Active state |             | 3.0<br>6.0<br>8.0 | 4.5<br>10.0<br>13.0 |      |      |
| V <sub>EE</sub> on-hook supply current  | Open Circuit state<br>OHT state<br>Active state |             | 1.0<br>2.3<br>3.0 | 2.3<br>3.7<br>6.0   | mA   |      |
| V <sub>BAT</sub> on-hook supply current | Open Circuit state<br>OHT state<br>Active state |             | 0.4<br>3.2<br>4.5 | 1.0<br>5.5<br>7.0   |      |      |
| Power Supply Rejection Ratio (          | / <sub>RIPPLE</sub> = 50 mVrms)                 |             | ·                 |                     |      |      |
| V <sub>CC</sub>                         | 50 Hz to 3.4 kHz<br>-1*                         | 25<br>30    | 45<br>45          |                     |      |      |
|                                         | 3.4 kHz to 50 kHz<br>-1*                        | 22<br>25    | 35<br>40          |                     |      |      |
| V <sub>EE</sub>                         | 50 Hz to 3.4 kHz<br>-1*                         | 20          | 40<br>40          |                     |      | 0.7  |
|                                         | 3.4 kHz to 50 kHz<br>-1*                        | 10<br>10    | 25<br>25          |                     | dB   | 6, 7 |
| V <sub>BAT</sub>                        | 50 Hz to 3.4 kHz<br>-1*                         | 27<br>30    | 45<br>45          |                     |      |      |
|                                         | 3.4 kHz to 50 kHz<br>-1*                        | 20<br>25    | 40<br>40          |                     |      |      |
| Off-Hook Detector                       |                                                 |             |                   | •                   |      |      |
| Current threshold accuracy              | I <sub>DET</sub> = 365/R <sub>D</sub> Nominal   | -20         |                   | +20                 | %    |      |
| Ground-Key Detector Threshold           | s, Active State, BAT = -48 V (See Tes           | t Circuit F | )                 | •                   |      |      |
| Ground-key resistance threshold         | B(RING) to GND                                  | 2.0         | 5.0               | 10.0                | kΩ   |      |
| Ground-key current threshold            | B(RING) to GND                                  |             | 9                 |                     | mA   | 8    |
|                                         | Midpoint to GND                                 |             | 9                 |                     |      | 0    |
| Ring-Trip Detector Input                |                                                 |             |                   |                     |      |      |
| Bias current                            |                                                 | -5          | -0.05             |                     | μA   |      |
| Offset voltage                          | Source resistance $0 \Omega to 2 M\Omega$       | -50         | 0                 | +50                 | mV   | 12   |
| Logic Inputs (C4–C1, E0, E1, and        | CHCLK)                                          |             |                   |                     |      |      |
| Input High voltage                      |                                                 | 2.0         |                   |                     | v    |      |
| Input Low voltage                       |                                                 |             |                   | 0.8                 | v    |      |
| Input High current                      | All inputs except E1                            | -75         |                   | 40                  | μA   |      |
| Input High current                      | Input E1                                        | -75         |                   | 45                  |      |      |
| Input Low current                       |                                                 | -0.4        |                   |                     | mA   |      |



# **ELECTRICAL CHARACTERISTICS (continued)**

| Description                 | Test Conditions (See Note 1) | Min                 | Тур    | Max | Unit | Note |
|-----------------------------|------------------------------|---------------------|--------|-----|------|------|
| Logic Output (DET)          |                              |                     |        |     |      |      |
| Output Low voltage          | I <sub>OUT</sub> = 0.8 mA    |                     |        | 0.4 | v    |      |
| Output High voltage         | I <sub>OUT</sub> = -0.1 mA   | 2.4                 |        |     | v    |      |
| Relay Driver Outputs (RINGO | UT, TESTOUT)                 |                     |        |     | •    | •    |
| On voltage                  | 50 mA source                 | BGND-2              | BGND95 |     | V    |      |
| Off leakage                 |                              |                     | 0.5    | 100 | μA   |      |
| Clamp voltage               | 50 mA sink                   | Q <sub>BAT</sub> –2 |        |     | V    |      |

# **RELAY DRIVER SCHEMATICS**



# SWITCHING CHARACTERISTICS

| Symbol | Parameter                                        | Test Conditions                                                          | Temperature<br>Range           | Min | Тур | Max        | Unit | Note |
|--------|--------------------------------------------------|--------------------------------------------------------------------------|--------------------------------|-----|-----|------------|------|------|
| *tgkde | E1 Low to $\overline{\text{DET}}$ High (E0 = 1)  |                                                                          | 0°C to +70°C<br>–40°C to +85°C |     |     | 3.8<br>4.0 |      |      |
|        | E1 Low to $\overline{\text{DET}}$ Low (E0 = 1)   | Ground-Key Detect state<br>R <sub>L</sub> open, R <sub>G</sub> connected | 0°C to +70°C<br>–40°C to +85°C |     |     | 1.1<br>1.6 |      |      |
| tgkdd  | E0 High to $\overline{\text{DET}}$ Low (E1 = 0)  | (See Figure H)                                                           | 0°C to +70°C<br>–40°C to +85°C |     |     | 1.1<br>1.6 |      |      |
| tgkd0  | E0 Low to $\overline{\text{DET}}$ High (E1 = 0)  |                                                                          | 0°C to +70°C<br>–40°C to +85°C |     |     | 3.8<br>4.0 | μs   | 4    |
| *tshde | E1 High to $\overline{\text{DET}}$ Low (E0 = 1)  |                                                                          | 0°C to +70°C<br>–40°C to +85°C |     |     | 1.2<br>1.7 | μο   | -    |
|        | E1 High to $\overline{\text{DET}}$ High (E0 = 1) | Switchhook Detect state<br>$R_I = 600 \Omega, R_G$ open                  | 0°C to +70°C<br>–40°C to +85°C |     |     | 3.8<br>4.0 |      |      |
| *tshdd | E0 High to $\overline{\text{DET}}$ Low (E1 = 1)  | (See Figure G)                                                           | 0°C to +70°C<br>–40°C to +85°C |     |     | 1.1<br>1.6 |      |      |
| *tshd0 | E0 Low to $\overline{\text{DET}}$ High (E1 = 1)  |                                                                          | 0°C to +70°C<br>-40°C to +85°C |     |     | 3.8<br>4.0 |      |      |

#### Note:

E1 is internally connected to a logical 0.







E0 to DET



#### Notes:

1. All delays measured at 1.4 V level.

#### Notes:

- Unless otherwise noted, test conditions are BAT = -48 V, V<sub>CC</sub> = +5 V, V<sub>EE</sub> = -5 V, R<sub>L</sub> = 600 Ω, C<sub>HP</sub> = 0.22 μF, R<sub>DC1</sub> = R<sub>DC2</sub> = 20 kΩ, C<sub>DC</sub> = 0.1 μF, R<sub>d</sub> = 51.1 kΩ, no fuse resistors, two-wire AC output impedance, programming impedance (Z<sub>T</sub>) = 600 kΩ resistive, receive input summing impedance (Z<sub>RX</sub>) = 300 kΩ resistive. (See Table 2 for component formulas.)
- 2. Overload level is defined when THD = 1%.
- 3. Balance return signal is the signal generated at  $V_{TX}$  by  $V_{RX}$ . This specification assumes that the two-wire AC load impedance matches the impedance programmed by  $Z_{T}$ .
- 4. Not tested in production. This parameter is guaranteed by characterization or correlation to other tests.
- 5. These tests are performed with a longitudinal impedance of 90  $\Omega$  and metallic impedance of 300  $\Omega$  for frequencies below 12 kHz and 135  $\Omega$  for frequencies greater than 12 kHz. These tests are extremely sensitive to circuit board layout.
- 6. This parameter is tested at 1 kHz in production. Performance at other frequencies is guaranteed by characterization.
- 7. When the SLIC is in the anti-sat 2 operating region, this parameter is degraded. The exact degradation depends on system design. The anti-sat 2 region occurs at high loop resistances when  $|V_{BAT}| |V_{AX} V_{BX}|$  is less than 14 V.
- 8. Midpoint is defined as the connection point between two 300  $\Omega$  series resistors connected between A(TIP) and B(RING).
- 9. Fundamental and harmonics from 256 kHz switch-regulator chopper are not included.
- 10. Calculate loop-current limit using the following equations:

In OHT state: 
$$I_{LIMIT} = 0.5 \frac{V_{APPARENT}}{R_{FEED}}$$

In Active state:  $I_{\text{LIMIT}} = 0.8 \frac{V_{\text{APPARENT}}}{R_{\text{FEED}}}$ 

E1 is internally connected to a logical 0.

11. Assumes the following  $Z_T$  network:

- 12. Tested with 0  $\Omega$  source impedance. 2 M $\Omega$  is specified for system design purposes only.
- 13. Group delay can be considerably reduced by using a Z<sub>T</sub> network such as that shown in Note 11 above. The network reduces the group delay to less than 2 µs. The effect of group delay on linecard performance may be compensated for by using QSLAC<sup>™</sup> or DSLAC<sup>™</sup> devices.

|       |          |   |    |                          | DET Output        |                   |  |
|-------|----------|---|----|--------------------------|-------------------|-------------------|--|
| State | C3 C2 C1 |   | C1 | Two-Wire Status          | E0 = 1*<br>E1 = 0 | E0 = 1*<br>E1 = 1 |  |
| 0     | 0        | 0 | 0  | Open Circuit             | Ring trip         | Ring trip         |  |
| 1     | 0        | 0 | 1  | Ringing                  | Ring trip         | Ring trip         |  |
| 2     | 0        | 1 | 0  | Active                   | Loop detector     | Ground key        |  |
| 3     | 0        | 1 | 1  | On-hook TX (OHT)         | Loop detector     | Ground key        |  |
| 4     | 1        | 0 | 0  | Tip Open                 | Loop detector     | —                 |  |
| 5     | 1        | 0 | 1  | Reserved                 | Loop detector     | —                 |  |
| 6     | 1        | 1 | 0  | Active Polarity Reversal | Loop detector     | Ground key        |  |
| 7     | 1        | 1 | 1  | OHT Polarity Reversal    | Loop detector     | Ground key        |  |

Table 1. SLIC Decoding

#### Note:

\* A logic Low on E0 disables the DET output into the Open Collector state.

| $Z_{\rm T} = 1000(Z_{\rm 2WIN} - 2R_{\rm F})$                                                    | $Z_{\rm T}$ is connected between the VTX and RSN pins. The fuse resistors are $R_{\rm F},$ and $Z_{\rm 2WIN}$ is the desired 2-wire AC input impedance. When computing $Z_{\rm T},$ the internal current amplifier pole and any external stray capacitance between VTX and RSN must be taken into account. |
|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $Z_{RX} = \frac{Z_{L}}{G_{42L}} \bullet \frac{1000 \bullet Z_{T}}{Z_{T} + 1000(Z_{L} + 2R_{F})}$ | $Z_{RX}$ is connected from VRX to the RSN pin, $Z_T$ is defined above, and $G_{42L}$ is the desired receive gain.                                                                                                                                                                                          |
| $R_{DC1} + R_{DC2} = 50(R_{FEED} - 2R_F)$                                                        | $R_{DC1},R_{DC2},\text{and}C_{DC}$ form the network connected to the RDC pin. $R_{DC1}$ and $R_{DC2}$ are approximately equal.                                                                                                                                                                             |
| $C_{DC} = 1.5 \text{ ms} \bullet \frac{R_{DC1} + R_{DC2}}{R_{DC1} \bullet R_{DC2}}$              |                                                                                                                                                                                                                                                                                                            |
| $R_{\rm D} = \frac{365}{I_{\rm T}}, \qquad C_{\rm D} = \frac{0.5 \text{ ms}}{R_{\rm D}}$         | $R_D$ and $C_D$ form the network connected from RD to $-5$ V and $I_T$ is the threshold current between on hook and off hook.                                                                                                                                                                              |

(Legerity.



50

a. V<sub>A</sub>–V<sub>B</sub> (V<sub>AB</sub>) Voltage vs. Loop Current (Typical)

OHT state,

Legerity.

# **DC FEED CHARACTERISTICS (continued)**







Feed resistance programmed by  $R_{DC1}$  and  $R_{DC2}$ 

c. Feed Programming

### Figure 1. DC Feed Characteristics



# TEST CIRCUITS



A. Two- to Four-Wire Insertion Loss

B. Four- to Two-Wire Insertion Loss and Balance Return Signal



S2 Closed, S1 Open: 4-L Long. Sig. Gen. = 20 log (V\_L /V\_R\_X)





#### D. Two-Wire Return Loss Test Circuit



# **TEST CIRCUITS (continued)**



E. Single-Frequency Noise



Current Feed or Ground Key

F. Ground-Key Detection



G. Loop-Detector Switching



H. Ground-Key Switching



## PHYSICAL DIMENSIONS PL032



# **REVISION SUMMARY**

#### **Revision B to Revision C**

• Minor changes were made to the data sheet style and format to conform to Legerity standards.

#### **Revision C to Revision D**

- In the Pin Description table, inserted/changed TP pin description to: "Thermal pin. Connection for heat dissipation. Internally connected to substrate (QBAT). Leave as open circuit or connected to QBAT. In both cases, the TP pins can connect to an area of copper on the board to enhance heat dissipation."
- Minor changes were made to the data sheet style and format to conform to Legerity standards.

#### **Revision D to Revision E**

- The physical dimensions (PL032) were added to the Physical Dimensions section.
- Deleted the Ceramic DIP and Plastic DIP parts (Am79571 and Am79573) and references to them.
- Updated the Pin Description table to correct inconsistencies.

Notes:

www.legerity.com

Legerity provides silicon solutions that enhance the performance, speeds time-to-market, and lowers the system cost of our customers' products. By combining process, design, systems architecture, and a complete set of software and hardware support tools with unparalleled factory and worldwide field applications support, Legerity ensures its customers enjoy a smoother design experience. It is this commitment to our customers that places Legerity in a class by itself.

The contents of this document are provided in connection with Legerity, Inc. products. Legerity makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this publication. Except as set forth in Legerity's Standard Terms and Conditions of Sale, Legerity assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right.

Legerity's products are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or in any other application in which the failure of Legerity's product could create e property or environmental damage may occur. Legerity reserves the right to discontinue or make changes to its products at any time without notice.

© 1999 Legerity, Inc. All rights reserved.

#### Trademarks

Legerity, the Legerity logo, and combinations thereof, and DSLAC and QSLAC are trademarks of Legerity, Inc.

Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

(Legerity.

P.O. Box 18200 Austin, Texas 78760-8200

Telephone: (512) 228-5400 Fax: (512) 228-5510 North America Toll Free: (800) 432-4009

To contact the Legerity Sales Office nearest you, or to download or order product literature, visit our website at **www.legerity.com.** 

To order literature in North America, call: (800) 572-4859 or email: americalit@legerity.com

To order literature in Europe or Asia, call: 44-0-1179-341607 or email: Europe — eurolit@legerity.com

Asia — asialit@legerity.com